

# **AW-CU480**

# Bluetooth Low Energy 5.0 wireless microcontroller Stamp LGA module

# **Datasheet**

Rev. G

DF

(For STD)



#### **Features**

#### **Benefits**

- Very low current solution for long battery life
- Single chip device to run stack and application
- System BOM is low in component count and cost
- Flexible sensor interfacing
- Embedded NTAG

#### Radio

- 2.4 GHz Bluetooth Low Energy 5.0 compliant
- Bluetooth Low Energy 5.0 2Mbps high data rate
- Improved co-existence with WiFi
- 1.9 V to 3.6 V supply voltage
- Antenna Diversity control
- 32 MHz XTAL cell with internal capacitors, able with suitable external XTAL to meet the required accuracy for radio operation over the operating conditions
- Integrated Ultra Low-power sleep oscillator
- 128-bit, 192-bit or 256-bit AES security processor

#### Microcontroller

- Application CPU, Arm Cortex-M4 CPU:
  - Arm Cortex-M4 processor, running at a frequency of up to 48 MHz.
  - Arm built-in Nested Vectored Interrupt Controller (NVIC)
  - Memory Protection Unit (MPU)
  - Non-maskable Interrupt (NMI) with a selection of sources
  - Serial Wire Debug (SWD) with 8 breakpoints and 4 watch points
  - System tick timer

- Includes Serial Wire Output for enhanced debug capabilities.
- On-Chip memory
  - o 640 KB flash
  - 152 KB SRAM
- 12 MHz to 48 MHz system clock speed for lowpower
- 2 x I2C-bus interface, operate as either master or slave
- 10 x PWM
- 2 x Low-power timers
- 2 x USART, one with flow control
- 2 x SPI-bus, master or slave
- 1 x PDM digital audio interface with a hardware based voice activity detector to reduce
- Power consumption in voice applications.
   Support for dual-channel microphone
- Interface, flexible decimators, 16 entry FIFOs and optional DC blocking.
- 18-channel DMA engine for efficient data transfer between peripherals and SRAM, or SRAM to SRAM. DMA can operate with fixed or incrementing addresses. Operations can be chained together to provide complex functionality with low CPU overhead.
- Up to four GPIOs can be selected as pin interrupts (PINT), triggered by rising, falling or both input edges.
- Two GPIO grouped interrupts (GINT) enable an interrupt based on a logical (AND/OR) combination of input states.
- 32-bit Real Time clock (RTC) with 1 s resolution.



A timer in the RTC can be used to wake from Sleep, Deep-sleep and Power-down, with 1 ms resolution

- Voltage Brown Out with 8 programmable thresholds
- 8-input 12-bit ADC, 190 kS/sec. HW support for continuous operation or single conversions, single or multiple inputs can be sampled within a sequence. DMA operation can be linked to achieve low overhead operation.
- 1 x analog comparator
- Battery and temperature sensors
- Watchdog timer and POR
- Standby power controller
- Up to 22 Digital IOs (DIO)
- 1 x Quad SPIFI for accessing an external flash device either through register accesses or for direct execution of code
- Random Number Generator engine
- AES engine AES-128 to 256
- Hash hardware accelerator supporting SHA-1, SHA-256
- EFuse:
  - o 128-bit random AES key
  - configuration modes
  - Trimming

 ISO7816 smart card digital interface which with a suitable external analogue device can operate as a smart card reader

#### Low power

- Sleep mode supported, the CPU in low power state waiting for interrupt
- Deep-sleep mode supported, the CPU in low power state waiting for interrupt, but extra functionality disabled or in low power state compared to sleep mode
- Power Down mode, main functionality powered down, wakeup possible from IOs, wakeup possible from some peripherals (I2C, USART, SPI) in a limited function mode and low power timers
- Deep -power down, very low power state with option of wake-up triggered by IOs, 350nA
- 41-bit and 28-bit Low power timers can run in power down mode, clocked by 32 kHz FRO or 32 kHz XTAL. Timers can run for over one year or 2 days
- Dedicated low power timer, clocked by 32 kHz XTAL, closely integrated with the Bluetooth Low Energy link layer to maintain the timing reference through power-down Cycles



# **Revision History**

Document NO: R2-2480-DST-01

| Version | Revision<br>Date | DCN NO.   | Description                                          | Initials      | Approved |
|---------|------------------|-----------|------------------------------------------------------|---------------|----------|
| Α       | 2020/4/24        | DCN017199 | Initial Version                                      | Shihhua Huang | NC Chen  |
| В       | 2020/6/22        | DCN017594 | Removed watermark                                    | Shihhua Huang | NC Chen  |
| С       | 2020/7/2         | DCN017678 | Correct BT output power                              | Shihhua Huang | NC Chen  |
| D       | 2020/12/4        | DCN019430 | Modify chapter 1.3 info     Update power consumption | Shihhua Huang | NC Chen  |
| E       | 2021/4/13        | DCN021243 | *Changed to new format  Modify Block Diagram         | Shihhua Huang | NC Chen  |
| F       | 2021/4/22        | DCN021437 | Modify chapter 3.3                                   | Shihhua Huang | NC Chen  |
| G       | 2021/8/30        | DCN023042 | Modify chapter 1.3 info                              | Shihhua Huang | NC Chen  |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |
|         |                  |           |                                                      |               |          |



# **Table of Contents**

| Revision History                       | 4  |
|----------------------------------------|----|
| Table of Contents                      | 5  |
| 1. Introduction                        | 6  |
| 1.1 Product Overview                   |    |
| 1.2 Block Diagram                      | 7  |
| 1.3 Specifications Table               | 8  |
| 1.3.1 General                          | 8  |
| 1.3.2 Bluetooth                        | 8  |
| 1.3.3 Operating Conditions             | 8  |
| 2. Pin Definition                      |    |
| 2.1 Pin Map                            | 10 |
| 2.2 Pin Table                          | 11 |
| 3. Electrical Characteristics          | 13 |
| 3.1 Absolute Maximum Ratings           | 13 |
| 3.2 Recommended Operating Conditions   | 13 |
| 3.3 AC characteristics                 | 14 |
| 3.3.1 Reset and Supply Voltage Monitor | 14 |
| 3.3.2 USART timing                     | 15 |
| 3.3.3 SPIFI timing                     | 16 |
| 3.3.4 PWM timing                       | 17 |
| 3.3.5 DMIC timing                      | 17 |
| 3.3.6 SPI timing                       |    |
| 3.4 Power Consumption <sup>*</sup>     | 20 |
| 3.4.1 Bluetooth                        | 20 |
| 4. Mechanical Information              | 21 |
| 4.1 Mechanical Drawing                 | 21 |
| 5. Packaging Information               | 22 |
| 5.1 Tape & Reel Picture                | 22 |
| 5.2 Packing Picture                    | 22 |
| 5.3 Inside of Inner Box Picture        | 23 |
| 5.4 Inner Box Picture                  | 23 |
| 5.5 Inside of Carton Picture           | 24 |
| 5.6 Carton and Label Picture           | 24 |



#### 1. Introduction

#### 1.1 Product Overview

AzureWave Technologies, Inc. introduces the advanced Bluetooth Stamp LGA module---AW-CU480. The AW-CU480 is ultra-low power, high performance Arm® Cortex®-M4 based wireless microcontrollers supporting Bluetooth Low Energy 5.0 to facilitate the development of Bluetooth Low Energy applications.

The AW-CU480, supporting eight simultaneous connections, includes a 2.4 GHz Bluetooth Low Energy 5 compliant transceiver and a comprehensive mix of analog and digital peripherals. Ultra-low current consumption in both radio receive and transmit modes and also in the power down modes allow use of coin cell batteries.

The product has 640 KB embedded Flash, 152 KB RAM memory. The embedded flash can support Over the Air (OTA) code download of applications. The devices include 10-channel PWM, two timers, one RTC/alarm timer, a Windowed Watchdog Timer (WWDT), two USARTs, two SPI interfaces, two I2C interfaces, a DMIC subsystem with dual-channel PDM microphone interface with voice activity detector, one 12-bit ADC, temperature sensor and comparator.

The AW-CU480 variant has an internal NFC tag and with connections to the external NFC antenna.

The Arm Cortex-M4 is a 32-bit core that offers system enhancements such as low power consumption, enhanced debug features, and a high level support of the block integration. The Arm Cortex-M4 CPU, operates at up to 48 MHz.



# 1.2 Block Diagram



AW-CU480 BLOCK DIAGRAM



# 1.3 Specifications Table

#### 1.3.1 General

| Features                   | Description                                                            |
|----------------------------|------------------------------------------------------------------------|
| <b>Product Description</b> | Bluetooth Low Energy 5.0 Module (Stamp LGA)                            |
| Major Chipset              | QN9090THN (QFN 40p)                                                    |
| Host Interface             | BT<br>● UART                                                           |
| Dimension                  | 15mm x 19.615mm x 2.45mm<br>(Tolerance remarked in mechanical drawing) |
| Form factor                | Stamp LGA Module                                                       |
| Antenna                    | Main : Bluetooth → TX/RX                                               |
| Weight                     | 1.2g                                                                   |

#### 1.3.2 Bluetooth

| Features                             | Description                                                                                                                                                                              |              |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--|--|
| Bluetooth Standard                   | Bluetooth Low Energy 5                                                                                                                                                                   | .0           |  |  |  |  |  |
| Bluetooth VID/PID                    | N/A                                                                                                                                                                                      |              |  |  |  |  |  |
| Frequency Rage                       | 2402~2480MHz                                                                                                                                                                             | 2402~2480MHz |  |  |  |  |  |
| Modulation                           | GFSK (1Mbps), Π/4 DQPSK (2Mbps) and 8DPSK (3Mbps)                                                                                                                                        |              |  |  |  |  |  |
| Output Power<br>(Board Level Limit)* | Min         Typ         Max         Unit           Low Energy (1MHz)         8         10         12         dBn           Low Energy (2MHz)         8         10         12         dBn |              |  |  |  |  |  |
| Receiver Sensitivity                 | Min         Typ         Max         Unit           Low Energy (1MHz)         -94         -87         dBm           Low Energy (2MHz)         -90         -84         dBm                 |              |  |  |  |  |  |

<sup>\*</sup> If you have any certification questions about output power please contact FAE directly.

# 1.3.3 Operating Conditions

| Features                                   | Description |  |  |
|--------------------------------------------|-------------|--|--|
| Operating Conditions                       |             |  |  |
| Voltage Power supply for host: 1.9V ~ 3.6V |             |  |  |



| Operating Temperature | -40°C ~ 85°C      |  |
|-----------------------|-------------------|--|
| Operating Humidity    | less than 85%R.H. |  |
| Storage Temperature   | -40°C ~ 125°C     |  |
| Storage Humidity      | less than 60%R.H. |  |
| ESD Protection        |                   |  |
| Human Body Model      | 3KV               |  |
| Changed Device Model  | 500V              |  |



# 2. Pin Definition

# 2.1 Pin Map



AW-CU480 Pin Map (Top View)



#### 2.2 Pin Table

| Pin No | Definition            | Basic Description                        | Voltage | Туре |
|--------|-----------------------|------------------------------------------|---------|------|
| 1      | LB                    | NFC tag antenna input B                  |         |      |
| 2      | LA                    | NFC tag antenna input A                  |         |      |
| 3      | PIO_0/SPI1_SCK        | General Purpose digital Input/ Output 0  |         | Ю    |
| 4      | PIO_1/SPI1_MISO       | General Purpose digital Input/ Output 1  |         | Ю    |
| 5      | PIO_2/SPI1_MOSI       | General Purpose digital Input/ Output 2  |         | Ю    |
| 6      | PIO_3/SPI1_SSEL<br>N0 | General Purpose digital Input/ Output 3  |         | Ю    |
| 7      | PIO_4/PWM4-PU         | General Purpose digital Input/ Output 4  |         | Ю    |
| 8      | PIO_5/ISP_ENTRY       | General Purpose digital Input/ Output 5  |         | Ю    |
| 9      | PIO_6/PWM6-PD         | General Purpose digital Input/ Output 6  |         | Ю    |
| 10     | PIO_7/PWM7-PD         | General Purpose digital Input/ Output 7  |         | Ю    |
| 11     | PIO_8/USART0_T<br>XD  | UART0_TX                                 |         | Ю    |
| 12     | PIO_9/USART0_R<br>XD  | UART0_RX                                 |         | Ю    |
| 13     | PIO_10/I2C0_SCL       | General Purpose digital Input/ Output 10 |         | Ю    |
| 14     | PIO_11/I2C0_SDA       | General Purpose digital Input/ Output 11 |         | Ю    |
| 15     | PIO_12/SWCLK          | General Purpose digital Input/ Output 12 |         | Ю    |
| 16     | PIO_13/SWDIO          | General Purpose digital Input/ Output 13 |         | Ю    |
| 17     | PIO_14/ADC0           | General Purpose digital Input/ Output 14 |         | Ю    |
| 18     | PIO_15/ADC1           | General Purpose digital Input/ Output 15 |         | Ю    |
| 19     | PIO_16/SPIFI_CS<br>N  | General Purpose digital Input/ Output 16 |         | Ю    |
| 20     | GND                   | Ground.                                  |         | GND  |
| 21     | GND                   | Ground.                                  |         | GND  |



| 22 | VDD              | Power supply                             | 1.9 ~3.6V | VDD |
|----|------------------|------------------------------------------|-----------|-----|
| 23 | PIO_17/SPIFI_IO3 | General Purpose digital Input/ Output 17 |           | Ю   |
| 24 | PIO_18/SPIFI_CLK | General Purpose digital Input/ Output 18 |           | Ю   |
| 25 | PIO_19/SPIFI_IO0 | General Purpose digital Input/ Output 19 |           | Ю   |
| 26 | PIO_20/SPIFI_IO2 | General Purpose digital Input/ Output 20 |           | Ю   |
| 27 | PIO_21/SPIFI_IO1 | General Purpose digital Input/ Output 21 |           | Ю   |
| 28 | RSTN             | Reset. Active low.                       |           | ı   |
| 29 | GND              | Ground.                                  |           | GND |
| 30 | GND              | Ground.                                  |           | GND |
| 31 | GND              | Ground.                                  |           | GND |
| 32 | RF               | RF out.                                  |           | 0   |
| 33 | GND              | Ground.                                  |           | GND |



#### 3. Electrical Characteristics

# 3.1 Absolute Maximum Ratings

| Symbol           | Parameter                 | Min  | Typical | Max  | Unit              |
|------------------|---------------------------|------|---------|------|-------------------|
| V <sub>L</sub> X | LA and LB pin voltage     | -0.3 |         | 4.6  | V <sub>peak</sub> |
| V <sub>DD</sub>  | Supply voltage DCDC input | -0.3 |         | 3.96 | V                 |
| V <sub>IO</sub>  | IO pins voltage           | -0.3 |         | 3.96 | V                 |
| V <sub>RST</sub> | RSTIN voltage             | -0.3 |         | 3.96 | V                 |
| V <sub>ADC</sub> | ADC pins voltage          | -0.3 |         | 3.96 | V                 |

# **3.2 Recommended Operating Conditions**

| Symbol | Parameter    | Min | Typical | Max | Unit |
|--------|--------------|-----|---------|-----|------|
| VDD    | DCDC voltage | 1.9 |         | 3.6 | V    |



#### 3.3 AC characteristics

# 3.3.1 Reset and Supply Voltage Monitor

| Symbol               | mbol Parameter Conditions |                               | Min      | Typical | Max      | Unit |
|----------------------|---------------------------|-------------------------------|----------|---------|----------|------|
| t <sub>rst</sub>     | Reset time                | External reset pluse width to |          | 500     |          | us   |
|                      |                           | initiate reset sequence       |          |         |          |      |
|                      | Reset high                | External threshold voltage,   |          |         |          |      |
| $V_{rh}$             | voltage                   | for reset to be sampled high  | 0.7xVDDE |         |          | V    |
|                      |                           | (inactive)                    |          |         |          |      |
| V <sub>rl</sub>      | Reset low                 | External threshold voltage    |          |         | 0.7xVDDE | V    |
| "                    | voltage                   | for reset to be low (active)  |          |         | O.TAVBBE | V    |
|                      | Power-on                  | Rise time > 10 ms             |          |         |          |      |
| V <sub>th(POR)</sub> | reset                     | rising                        |          | 1.85    |          | V    |
| V III(FOR)           | threshold                 | falling                       |          | 1.75    |          | V    |
|                      | voltage                   | laiiiig                       |          | 1.73    |          | V    |
| <b>t</b> STAB        | Stabilisatio              | Time after release of reset   |          |         | 1.9      | ms   |
| CSIAB                | n time                    | until application runs        |          |         | 1.9      | 1115 |
| I <sub>DD</sub>      | Supply                    | Chip current when held in     |          | 132     |          | uA   |
| 100                  | current                   | reset, VDDE = 3 V             |          | 132     |          | uA   |
|                      |                           | Chip current when held in     |          |         |          |      |
| 1                    | Brownout                  | reset when voltage is above   |          |         |          |      |
| Irst(bod             | reset                     | power-on-reset threshold      |          | 46      |          | uA   |
| vbat)                | current                   | but                           |          |         |          |      |
|                      |                           | below brownout threshold      |          |         |          |      |



Fig 1. Reset signal timing



#### 3.3.2 USART timing

Table 1. USART master timing (in synchronous mode)

| Symbol                | Parameter              | Conditions | Min | Typical | Max | Unit |
|-----------------------|------------------------|------------|-----|---------|-----|------|
| T <sub>SU(D)</sub>    | Data set-up time       |            | 45  |         |     | ns   |
| t <sub>h(D)</sub>     | Data hold time         |            | 5   |         |     | ns   |
| t <sub>V(Q)</sub>     | Data output valid time |            | 0   |         | 25  | ns   |
| t <sub>CY(SCLK)</sub> | SCLK frequency         |            |     |         | 5   | MHz  |

Table 2. USART slave timing (in synchronous mode)

| Symbol                | Parameter              | Conditions | Min | Typical | Max | Unit |
|-----------------------|------------------------|------------|-----|---------|-----|------|
| T <sub>SU(D)</sub>    | Data set-up time       |            | 5   |         |     | ns   |
| t <sub>h(D)</sub>     | Data hold time         |            | 5   |         |     | ns   |
| t <sub>V(Q)</sub>     | Data output valid time |            | 0   |         | 55  | ns   |
| t <sub>CY(SCLK)</sub> | SCLK frequency         |            |     |         | 5   | MHz  |



Fig 2. USART interface timings



## 3.3.3 SPIFI timing

Table 3. SPIFI timing

| Symbol                 | Parameter                                                 | Conditions | Min   | Typical | Max | Unit          |
|------------------------|-----------------------------------------------------------|------------|-------|---------|-----|---------------|
| t <sub>cy(CLK)</sub>   | Clock cycle time                                          |            | 30.0  |         |     | ns            |
| <b>t</b> <sub>DS</sub> | Data set-up time                                          |            | 3     |         |     | ns            |
| <b>t</b> <sub>DH</sub> | Data hold time                                            |            | 3     |         |     | ns            |
| t <sub>V(Q)</sub>      | Data output valid time                                    |            |       |         | 5   | ns            |
| t <sub>H(Q)</sub>      | Data output hold time                                     |            | -10.5 |         |     | ns            |
|                        | Duty cycle                                                |            | 40    |         | 60  | %             |
| t <sub>ss</sub>        | SSEL set-up time, time SSEL is low before first SCK edge. |            | 0.5   |         | 1   | SCK<br>cycles |
| <b>t</b> <sub>SH</sub> | SSEL hold time, time SSEL is low after last SCK.          |            | 0.5   |         |     | SCK<br>cycles |



Fig 3. SPIFI interface timings



## 3.3.4 PWM timing

| Symbol          | Parameter        | Conditions | Min | Typical | Max | Unit |
|-----------------|------------------|------------|-----|---------|-----|------|
| t <sub>sk</sub> | Output skew time |            | 0   |         | 10  | ns   |

#### 3.3.5 DMIC timing

| Symbol                 | Parameter          | Conditions | Min | Typical | Max | Unit |
|------------------------|--------------------|------------|-----|---------|-----|------|
| t <sub>cy(CLK)</sub>   | DMIC CLK frequency |            |     |         | 2   | MHz  |
|                        | Duty cycle         |            | 48  |         | 52  | %    |
| <b>t</b> <sub>DS</sub> | Data set-up time   |            | 25  |         |     | ns   |
| <b>t</b> <sub>DH</sub> | Data hold time     |            | 1   |         | -   | ns   |



Fig 4. DMIC interface timings



#### 3.3.6 SPI timing

Table 4. SPI master timing

| Symbol                 | Parameter                                   | Conditions | Min  | Typical | Max | Unit          |
|------------------------|---------------------------------------------|------------|------|---------|-----|---------------|
| <b>t</b> <sub>DS</sub> | Data set-up time                            |            | 10   |         |     | ns            |
| <b>t</b> <sub>DH</sub> | Data hold time                              |            | 5    |         |     | ns            |
| t <sub>V(Q)</sub>      | Data output valid time                      |            | -2   |         | 15  | ns            |
| t <sub>cy(SLK)</sub>   | SCK frequency                               |            | 0.01 |         | 8   | MHz           |
|                        | Duty cycle                                  |            | 45   | 50      | 55  | %             |
| t <sub>ss</sub>        | SSEL low before SCK edge <sup>[1]</sup>     |            | 1    |         |     | SCK<br>cycles |
| <b>t</b> <sub>SH</sub> | SSEL low after last SCK edge <sup>[2]</sup> |            | 0.5  |         | 1   | SCK<br>cycles |

<sup>[1]</sup> Pre-delay can be configured to increase this time in steps of 1 SCK cycle

Table 5. SPI slave timing

| Symbol                   | Parameter                                      | Conditions | Min | Typical | Max | Unit |
|--------------------------|------------------------------------------------|------------|-----|---------|-----|------|
| <b>t</b> <sub>DS</sub>   | Data set-up time                               |            | 12  |         |     | ns   |
| <b>t</b> <sub>DH</sub>   | Data hold time                                 |            | 5   |         |     | ns   |
| <b>t</b> <sub>V(Q)</sub> | Data output valid time                         |            | 0   |         | 35  | ns   |
| t <sub>cy(SLK)</sub>     | SCK frequency                                  |            |     |         | 8   | MHz  |
| tss                      | SSEL low before SCK edge <sup>[1]</sup>        |            | 1   |         | 1   | ns   |
| <b>t</b> <sub>SH</sub>   | SSEL low after last<br>SCK edge <sup>[2]</sup> |            | 0.5 |         |     | ns   |

<sup>[1]</sup> Pre-delay can be configured to increase this time in steps of 1 SCK cycle

<sup>[2]</sup> Post-delay can be configured to increase this time in steps of 1 SCK cycle

<sup>[2]</sup> Post-delay can be configured to increase this time in steps of 1 SCK cycle





Fig 5. SPI master interface timings



Fig 6. SPI slave interface timings



# 3.4 Power Consumption\*

#### 3.4.1 Bluetooth

| No.  | ltem                                                                                                                                         | VDD_IN=3.0V(PIN_22) |       |       |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-------|--|
| 110. |                                                                                                                                              |                     | Avg.  | Unit. |  |
| 1    | Deep power-down (everything is powered off, wake-up on HW reset only)                                                                        | 0.539               | 0.245 | uA    |  |
| 2    | Power-Down<br>(wake-up on HW reset or an IO event, wake-up timer ON,<br>32 kHz FRO on, no SRAM retention).                                   | 1.27                | 0.863 | uA    |  |
| 3    | Deep Power-Down-IO. Everything is powered off, wake-up on HW reset only or an event on any of the 22 GPIOs and NTAG interrupt) (for K32W061) | 0.656               | 0.359 | uA    |  |
| 4    | Sleep                                                                                                                                        | 2.62                | 2.23  | mA    |  |
| 5    | RX Idle                                                                                                                                      | 2.67                | 2.37  | mA    |  |
| 6    | Advertising mode                                                                                                                             | 2.28                | 1.95  | uA    |  |



#### 4. Mechanical Information

# 4.1 Mechanical Drawing









# 5. Packaging Information

Tape reel = 1 Box = 700 pcs Carton = 3 Boxes = 2,100 pcs

#### 5.1 Tape & Reel Picture



#### 5.2 Packing Picture



AFFIX PACKING LABEL



#### 5.3 Inside of Inner Box Picture



PINK BUBBLE WRAP

#### **5.4 Inner Box Picture**



AFFIX PACKING LABEL



#### 5.5 Inside of Carton Picture

#### 1 Carton = 3 Boxes



#### 5.6 Carton and Label Picture

